# Introduction to Microcontrollers

**UART** and ADC

# Goals

- Know what an ADC is, and some basic topologies
- Know what UART is and what it is used for
- Learn to use ADC peripherals with AVRs
- Learn to use UART peripherals with AVRs

# **UART**

- In modern AVRs referred to as USART
  - Universal Synchronous/Asynchronous Receiver/Transmitter
    - Asynchronous mode is the most common implementation method
  - We will still refer to it as UART, as this is the common name
  - RS232
- Fully duplex
  - One transmit line
  - One receive line
- Can be half duplex when used
  - In one wire mode
    - TX and RX on one physical pin
  - RS485 half duplex mode
    - Can be fully duplex
    - Noise immunity means long wires can be used (up to 1km)
    - Requires external circuitry

### **UART**

- Common interface
  - Between microcontrollers
  - Debug interface for connecting to computers
    - Usually through a RS232 to USB converter
- Frames
  - 1 start bit
  - 5-9 data bits (8 data bits is most common)
  - None, Even, or Odd parity (None common)
  - 1-2 stop bit(s) (1 is common)



# UART on AVR128DA48 Curiosity Nano

- Has on-board debugger and programmer
- Has on-board UART to USB converter
  - Connected to USART1 through PC0 and PC1
- A: On-board debugger



# USART Peripheral: Basic Implementation

### 24.4 Register Summary - USART

| Offset | Name     | Bit Pos. |           |         |       |         |           |             |         |         |  |
|--------|----------|----------|-----------|---------|-------|---------|-----------|-------------|---------|---------|--|
| 0x00   | RXDATAL  | 7:0      |           |         |       | DAT     | A[7:0]    |             |         |         |  |
| 0x01   | RXDATAH  | 7:0      | RXCIF     | BUFOVF  |       |         |           | FERR        | PERR    | DATA[8] |  |
| 0x02   | TXDATAL  | 7:0      |           |         |       | DAT     | A[7:0]    |             |         |         |  |
| 0x03   | TXDATAH  | 7:0      |           |         |       |         |           |             |         | DATA[8] |  |
| 0x04   | STATUS   | 7:0      | RXCIF     | TXCIF   | DREIF | RXSIF   | ISFIF     |             | BDF     | WFB     |  |
| 0x05   | CTRLA    | 7:0      | RXCIE     | TXCIE   | DREIE | RXSIE   | LBME      | ABEIE       | RS-48   | 35[1:0] |  |
| 0x06   | CTRLB    | 7:0      | RXEN      | TXEN    |       | SFDEN   | ODME      | RXMO        | DE[1:0] | MPCM    |  |
| 0x07   | CTRLC    | 7:0      | CMOE      | DE[1:0] | PMOD  | DE[1:0] | SBMODE    | CHSIZE[2:0] |         |         |  |
| 0x07   | CTRLC    | 7:0      | CMOE      | DE[1:0] |       |         |           | UDORD       | UCPHA   |         |  |
| 0x08   | BAUD     | 7:0      | BAUD[7:0] |         |       |         |           |             |         |         |  |
| 0,00   | BAOD     | 15:8     |           |         |       | BAUL    | D[15:8]   |             |         |         |  |
| 0x0A   | Reserved |          |           |         |       |         |           |             |         |         |  |
| 0x0B   | DBGCTRL  | 7:0      |           |         |       |         |           |             |         | DBGRUN  |  |
| 0x0C   | EVCTRL   | 7:0      |           |         |       |         |           |             |         | IREI    |  |
| 0x0D   | TXPLCTRL | 7:0      |           |         |       | TXP     | L[7:0]    |             |         |         |  |
| 0x0E   | RXPLCTRL | 7:0      |           |         |       |         | RXPL[6:0] |             |         |         |  |

# USART Peripheral: Basic Implementation

- Only used in transmit mode
  - Receiving is a bit more complicated
    - An example will be provided on github after part 4 Timers and Interrupts
- Powerful!
  - We can send data from our microcontroller to our computer
  - Very useful for debugging!
- Easy
  - We only need to consider four registers as the other registers are correct by default, or because they are not needed

# USART Peripheral: Setup

- Only CTRLB and BAUD registers
  - CTRLB is a control register which is only used to enable the transmitter hardware
    - USART\_TXEN\_bm must be set to '1'
  - BAUD registers are two registers that are joined together
    - Controls the baud rate of the transmitter and receiver hardware
    - Dependent on the CPU clock frequency!

| Bit    | 7    | 6    | 5 | 4     | 3    | 2     | 1       | 0    |
|--------|------|------|---|-------|------|-------|---------|------|
|        | RXEN | TXEN |   | SFDEN | ODME | RXMOI | DE[1:0] | MPCM |
| Access | R/W  | R/W  |   | R/W   | R/W  | R/W   | R/W     | R/W  |
| Reset  | 0    | 0    |   | 0     | 0    | 0     | 0       | 0    |

#### Bit 7 - RXEN Receiver Enable

Writing this bit to '1' enables the USART receiver. The receiver will override normal port operation for the RxD pin when enabled. Disabling the receiver will flush the receive buffer invalidating the FERR, BUFOVF, and PERR flags. In GENAUTO and LINAUTO mode, disabling the receiver will reset the auto-baud detection logic.

### Bit 6 - TXEN Transmitter Enable

Writing this bit to '1' enables the USART transmitter. The transmitter will override normal port operation for the TxD pin when enabled. Disabling the transmitter (writing TXEN to '0') will not become effective until ongoing and pending transmissions are completed (i.e. when the Transmit Shift register and Transmit Buffer register does not contain data to be transmitted). When the transmitter is disabled, it will no longer override the TxDn pin, and the pin direction is set as input automatically by hardware, even if it was configured as output by the user.

# USART Peripheral: Setup

Table 25-1. Equations for Calculating Baud Rate Register Setting

| Operating Mode   | Conditions                                                | Baud Rate (Bits Per Seconds)                              | USART.BAUD Register Value Calculation                     |
|------------------|-----------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|
| Asynchronous     | $f_{BAUD} \le \frac{f_{CLK\_PER}}{S}$ $USART.BAUD \ge 64$ | $f_{BAUD} = \frac{64 \times f_{CLK\_PER}}{S \times BAUD}$ | $BAUD = \frac{64 \times f_{CLK\_PER}}{S \times f_{BAUD}}$ |
| Synchronous Host | $f_{BAUD} \le \frac{f_{CLK\_PER}}{S}$ $USART.BAUD \ge 64$ | $f_{BAUD} = \frac{f_{CLK\_PER}}{S \times BAUD[15:6]}$     | $BAUD[15:6] = \frac{fCLK\_PER}{S \times f_{BAUD}}$        |

BAUD register calculation found on page 370 in the datasheet

```
#define F CPU 4000000
#define BAUD(BAUD_RATE) ( (uint16_t)((64.0 * (float)F_CPU) / (16.0 * (float)BAUD_RATE) + 0.5) )
#include <avr/io.h>
]int main(void)
    USART1.CTRLB
                    = USART_TXEN_bm;
                    = BAUD(9600);
    USART1.BAUD
    while (1)
```

S is the number of samples per bit

- Asynchronous Normal mode: S = 16
- Asynchronous Double-Speed mode: S = 8
- Synchronous mode: S = 2

# USART Peripheral: Setup

| VQFN64/<br>TQFP64 | VQFN48/<br>TQFP48 | VQFN32/<br>TQFP32 | SOIC28/<br>SOIC28/<br>SSOP28 | Pin name (1,2) | Special | ADC0 | PTC     | ACn                     | DACO | ZCDn                    | USARTIN               | SPIn                           | TWIn(4)                 | TCA0               | TCA1 | TCBn                | TCDn                 | EVSYS      | CCL-LUTIN            |
|-------------------|-------------------|-------------------|------------------------------|----------------|---------|------|---------|-------------------------|------|-------------------------|-----------------------|--------------------------------|-------------------------|--------------------|------|---------------------|----------------------|------------|----------------------|
| 62                | 44                | 30                | 22                           | PA0            | EXTCLK  |      | XO/Y0   |                         |      |                         | 0,TxD                 |                                |                         | WO0                |      |                     |                      |            | 0,IN0                |
| 63                | 45                | 31                | 23                           | PA1            |         |      | X1/Y1   |                         |      |                         | 0,RxD                 |                                |                         | WO1                |      |                     |                      |            | 0,IN1                |
| 64                | 46                | 32                | 24                           | PA2            | TWI     |      | X2/Y2   |                         |      |                         | 0,XCK                 |                                | 0,SDA(H)                | WO2                |      | 0,WO                |                      | EVOUTA     | 0,IN2                |
| 1                 | 47                | 1                 | 25                           | PA3            | TWI     |      | X3/Y3   |                         |      |                         | 0,XDIR                |                                | 0,SCL(H)                | WO3                |      | 1,WO                |                      |            | 0,OUT                |
| 2                 | 48                | 2                 | 26                           | PA4            |         |      | X4/Y4   |                         |      |                         | 0,TxD <sup>(3)</sup>  | 0,MOSI                         |                         | WO4                |      |                     | 0,WOA                |            |                      |
| 3                 | 1                 | 3                 | 27                           | PA5            |         |      | X5/Y5   |                         |      |                         | 0,RxD <sup>(3)</sup>  | 0,MISO                         |                         | WO5                |      |                     | 0,WOB                |            |                      |
| 4                 | 2                 | 4                 | 28                           | PA6            |         |      | X6/Y6   |                         |      |                         | 0,XCK <sup>(3)</sup>  | 0,SCK                          |                         |                    |      |                     | 0,WOC                |            | 0,OUT <sup>(3)</sup> |
| 5                 | 3                 | 5                 | 1                            | PA7            | CLKOUT  |      | X7/Y7   | 0,OUT<br>1,OUT<br>2,OUT |      | 0,OUT<br>1,OUT<br>2,OUT | 0,XDIR <sup>(3)</sup> | 0,55                           |                         |                    |      |                     | 0,WOD                | EVOUTA (3) |                      |
| 6                 |                   |                   |                              | VDD            |         |      |         |                         |      |                         |                       |                                |                         |                    |      |                     |                      |            |                      |
| 7                 |                   |                   |                              | GND            |         |      |         |                         |      |                         |                       |                                |                         |                    |      |                     |                      |            |                      |
| 8                 | 4                 |                   |                              | PB0            |         |      | X8/Y8   |                         |      |                         | 3,TxD                 |                                |                         | WO0 <sup>(3)</sup> | WO0  |                     |                      |            | 4,IN0                |
| 9                 | 5                 |                   |                              | PB1            |         |      | X9/Y9   |                         |      |                         | 3,RxD                 |                                |                         | WO1 <sup>(3)</sup> | WO1  |                     |                      |            | 4,IN1                |
| 10                | 6                 |                   |                              | PB2            |         |      | X10/Y10 |                         |      |                         | 3,XCK                 |                                | 1,SDA(H) <sup>(3)</sup> | WO2 <sup>(3)</sup> | WO2  |                     |                      | EVOUTB     | 4,IN2                |
| 11                | 7                 |                   |                              | PB3            |         |      | X11/Y11 |                         |      |                         | 3,XDIR                |                                | 1,SCL(H) <sup>(3)</sup> | WO3 <sup>(3)</sup> | WO3  |                     |                      |            | 4,OUT                |
| 12                | 8                 |                   |                              | PB4            |         |      | X12/Y12 |                         |      |                         | 3,TxD <sup>(3)</sup>  | 1,MOSI <sup>(3)</sup>          |                         | WO4 <sup>(3)</sup> | WO4  | 2,WO <sup>(3)</sup> | 0,WOA <sup>(3)</sup> |            |                      |
| 13                | 9                 |                   |                              | PB5            |         |      | X13/Y13 |                         |      |                         | 3,RxD <sup>(3)</sup>  | 1,MISO <sup>(3)</sup>          |                         | WO5 <sup>(3)</sup> | WO5  | 3,WO                | 0,WOB <sup>(3)</sup> |            |                      |
| 14                |                   |                   |                              | PB6            |         |      | X14/Y14 |                         |      |                         | 3,XCK <sup>(3)</sup>  | 1,SCK <sup>(3)</sup>           | 1,SDA(C) <sup>(3)</sup> |                    |      |                     | 0,WOC <sup>(3)</sup> |            | 4,OUT <sup>(3)</sup> |
| 15                |                   |                   |                              | PB7            |         |      | X15/Y15 |                         |      |                         | 3,XDIR <sup>(3)</sup> | 1, <del>SS<sup>(3)</sup></del> | 1,SCL(C) <sup>(3)</sup> |                    |      |                     | 0,WOD <sup>(3)</sup> | EVOUTB (3) |                      |
| 16                | 10                | 6                 | 2                            | PC0            |         |      |         |                         |      |                         | 1,TxD                 | 1,MOSI                         |                         | WO0(3)             |      | 2,WO                |                      |            | 1,IN0                |
| 17                | 11                | 7                 | 3                            | PC1            |         |      |         |                         |      |                         | 1,RxD                 | 1,MISO                         |                         | WO1 <sup>(3)</sup> |      | 3,WO <sup>(3)</sup> |                      |            | 1,IN1                |
| 18                | 12                | 8                 | 4                            | PC2            | TWI     |      |         |                         |      |                         | 1,XCK                 | 1,SCK                          | 0,SDA(H) <sup>(3)</sup> | WO2 <sup>(3)</sup> |      |                     |                      | EVOUTC     | 1,IN2                |
| 19                | 13                | 9                 | 5                            | PC3            | TWI     |      |         |                         |      |                         | 1,XDIR                | 1,55                           | 0,SCL(H) <sup>(3)</sup> | WO3(3)             |      |                     |                      |            | 1,OUT                |

While the USART1 peripheral is setup correctly for transmission, we need to configure the GPIO as well

```
int main(void)
   // Enable transmitter for USART1
   USART1.CTRLB
                    = USART TXEN bm;
    // Calculate the baud rate for USART1
   USART1.BAUD
                    = BAUD(9600);
    // Set PC0 as output
    PORTC.DIRSET
                    = PIN0 bm;
   // Set PC1 as input
    PORTC.DIRCLR
                    = PIN1 bm;
    while (1)
```

While clearing PC1 is technically not needed, it is a good habit

# USART Peripheral: Transmit

- Transmitting a byte is as simple as inserting the value into the TXDATAL register
  - But we have to see if the USART peripheral is ready for new data first!

### 25.5.5 USART Status Register

Name: STATUS
Offset: 0x04
Reset: 0x20
Property: -

| Bit    | 7     | 6     | 5     | 4     | 3     | 2 | 1   | 0   |
|--------|-------|-------|-------|-------|-------|---|-----|-----|
|        | RXCIF | TXCIF | DREIF | RXSIF | ISFIF |   | BDF | WFB |
| Access | R     | R/W   | R     | R/W   | R/W   |   | R/W | W   |
| Reset  | 0     | 0     | 1     | 0     | 0     |   | 0   | 0   |

### Bit 7 - RXCIF USART Receive Complete Interrupt Flag

This flag is set when there are unread data in the receive buffer and cleared when the receive buffer is empty.

#### Bit 6 – TXCIF USART Transmit Complete Interrupt Flag

This flag is set when the entire frame in the transmit shift register has been shifted out, and there are no new data in the transmit buffer (TXDATAL and TXDATAH) registers. It is cleared by writing a '1' to it.

#### Bit 5 - DREIF USART Data Register Empty Interrupt Flag

This flag is set when the Transmit Data (USARTn.TXDATAL and USARTn.TXDATAH) registers are empty and cleared when they contain data not yet moved into the transmit shift register.

```
void cdc_send_char(char c)
{
    while (!(USART1.STATUS & USART_DREIF_bm));
    USART1.TXDATAL = c;
}
```

# USART Peripheral: Transmit

- To send strings we simply need to transmit every char in the string buffer!
- For simplicity we include string.h for the strlen() function
  - But a while loop looking for the NULL character is just as valid
    - IF you have a timeout function

```
#include <avr/io.h>
 #include <string.h>

    □void cdc send char(char c)

     while (!(USART1.STATUS & USART DREIF bm));
     USART1.TXDATAL = c;
□void cdc_send_string(char* str)
     for (uint8 t i=0; i < strlen(str); i++)
         cdc_send_char(str[i]);
```

# USART Peripheral: printf

- Learning how printf is created is beyond the scope of this course
  - It is instead given
  - This printf can not print floats as is, but this can be added at the cost of additional memory consumption
    - This will be added to github later
  - The library stdio.h is also required
    - Variadic functions

```
#include <string.h>
 #include <stdio.h>
□void cdc send char(char c)
 {
     while (!(USART1.STATUS & USART DREIF bm));
     USART1.TXDATAL = c;
□void cdc send string(char* str)
     for (uint8 t i=0; i < strlen(str); i++)
         cdc send char(str[i]);
□void cdc_print(const char* text, ...)
     va list argptr;
     char buffer[100];
     va_start(argptr, text);
     vsprintf(buffer, text, argptr);
     cdc_send_string(buffer);
     va end(argptr);
```

# **USART Collective Task**

- Open teraterm
  - Select serial
  - Select AVR Curiosity board
- Include util/delay.h
- Add the following to your program
  - Upload and see what happens!



```
// Enable transmitter for USART1
     USART1.CTRLB
                    = USART_TXEN_bm;
     // Calculate the baud rate for USART1
     USART1.BAUD
                    = BAUD(9600);
     // Set PC0 as output
     PORTC.DIRSET
                    = PIN0 bm;
     // Set PC1 as input
     PORTC.DIRCLR
                    = PIN1 bm;
     uint8_t counter = 0;
     while (1)
         cdc_print("Counting %d\r\n", counter++);
        delay ms(500);
```

# **ADC**

- Analog to Digital Converter
  - Signal conversion; Continuous to Discrete
- Measurement voltage
  - Between negative and positive reference
    - For AVRs, negative reference is always GND
    - Positive reference can be VDD or an internal or external reference

### Resolution

- How many discrete steps there are between positive and negative references
- Resolution can be increased with signal processing techniques at the cost of sample rate



# ADC

- Resolution
  - 2<sup>n</sup> where n is number of bits
  - 8-bit ADC has 2^8 = 256 steps
    - Since 0 is included, the highest value is 255
- Accuracy & Precision
  - There is always a quantitation error as the least significant bit is always rounded
  - Offset error
  - Gain error
  - Integral and differential error
  - ++++

### Gain error



### Integral error



# A quick note on sampling

- Sampling frequency is how many samples an ADC can do per second
- All signals can be reconstructed/deconstructed into a sum of sines
  - This is the basis of the Fourier transform
- Shannon-Nyquist theorem
  - Must sample at least twice as fast as the bandwidth
  - Avoid aliasing
- Make sure your ADC can sample the signal you are looking for
  - Similarly make sure you are not sampling something else (filtering)
- Aliasing can also be useful
  - Requires planning

Stolen from the internet, but I cannot remember from where





### **ADC**

- Many different types
  - Flash ADC
  - Delta-sigma ADC
  - Integrating ADC
  - RC network ADC
  - SAR ADC
  - ++++
- Most microcontrollers use SAR ADC
  - Successive AppRoximation ADC
- Result
  - Normalize then scale
  - Single ended unsigned value
    - Only MUXPOS
  - Differential signed value
    - MUXPOS and MUXNEG
  - Where
    - V = Measured voltage in volts
    - Vref is reference voltage in volts
    - RES Is ADC result (unitless)
    - B is ADC resolution (bit width)

$$V_{single} = V_{Ref} \frac{\text{RES}}{2^B - 1}$$
 [0,  $2^B - 1$ ]  
 $V_{diff} = V_{Ref} \frac{\text{RES}}{2^B - 1}$  [-2<sup>B-1</sup>,  $2^{B-1} - 1$ ]

### Example:

ADC resolution = 12 bits

Single ended measurement: [0, 4095]

Differential measurement: [-2048, 2047]

### Typical implementation

# ADC



# ADC in AVRs

### 31.2.1 Block Diagram

Figure 31-1. Block Diagram



# Task: ADC

Update the UART code to transmit ADC results every 500 ms instead

- Most basic ADC implementation
  - Blocking
  - Only one ADC channel

- First part together
- Last part on your own

- Find a suitable pin
  - Must be internally connected to the ADC

- Connect a potentiometer to the pin
  - Potentiometers are three terminal devices
  - Middle pin is connected to AVR pin
  - Pins on left and right are interchangeable
    - Connect one to VDD
    - Connect the other to GND



- Two peripherals are used for analog to digital measurements
  - VREF
  - ADC
- VREF
  - Only one instance for entire AVR VREF
  - Select reference voltage for analog parts
    - We want the reference for the ADC to be VDD in this case
    - Ratiometric measurement
- ADC
  - Only one instance for entire AVR ADCO
  - Select what pin is connected to ADC
  - Select a prescaler
  - Enable ADC

Set VREF to VDD

```
// Set the ADC reference to VDD
VREF.ADC0REF = VREF_REFSEL_VDD_gc;
```

AVR128DA28/32/48/64(S)

VREF - Voltage Reference

### 19.5.1 ADC0 Reference

Name: ADCOREF
Offset: 0x00
Reset: 0x00
Property: -

| Bit    | 7        | 6 | 5 | 4 | 3 | 2   | 1           | 0   |
|--------|----------|---|---|---|---|-----|-------------|-----|
|        | ALWAYSON |   |   |   |   |     | REFSEL[2:0] |     |
| Access | R/W      |   |   |   |   | R/W | R/W         | R/W |
| Reset  | 0        |   |   |   |   | 0   | 0           | 0   |

### Bit 7 – ALWAYSON Reference Always On

This bit controls whether the ADC0 reference is always on or not.

| Value | Description                                        |
|-------|----------------------------------------------------|
| 0     | The reference is automatically enabled when needed |
| 1     | The reference is always on                         |

### Bits 2:0 - REFSEL[2:0] Reference Select

This bit field controls the reference voltage level for ADCO.

### Note:

1. The values given for internal references are only typical. Refer to the *Electrical Characteristics* section for further details.

| Value | Name  | Description                              |
|-------|-------|------------------------------------------|
| 0x0   | 1V024 | Internal 1.024V reference <sup>(1)</sup> |
| 0x1   | 2V048 | Internal 2.048V reference <sup>(1)</sup> |
| 0x2   | 4V096 | Internal 4.096V reference <sup>(1)</sup> |
| 0x3   | 2V500 | Internal 2.500V reference <sup>(1)</sup> |
| 0x4   | -     | Reserved                                 |
| 0x5   | VDD   | VDD as reference                         |
| 0x6   | VREFA | External reference from the VREFA pin    |
| 0x7   | -     | Reserved                                 |

- Connect ADC to correct pin
  - I chose PD7

```
// Make PD7 input (optional as it is an input by default)
PORTD.DIRCLR = PIN7_bm;

// Connect ADC to PD7 (AIN7)
ADC0.MUXPOS = ADC_MUXPOS_AIN7_gc;
```

It is best to disable the input buffer for the pin we connect to our analog signals. This is because the input buffer may add switching noise to our signal. We will not do that today

### 31.5.7 MUX Selection for Positive ADC Input

Name: MUXPOS
Offset: 0x08
Reset: 0x00
Property: -

| Bit    | 7 | 6   | 5   | 4   | 3           | 2   | 1   | 0   |
|--------|---|-----|-----|-----|-------------|-----|-----|-----|
|        |   |     |     |     | MUXPOS[6:0] |     |     |     |
| Access |   | R/W | R/W | R/W | R/W         | R/W | R/W | R/W |
| Reset  |   | 0   | 0   | 0   | 0           | 0   | 0   | 0   |

### Bits 6:0 - MUXPOS[6:0] MUX Selection for Positive ADC Input

This bit field selects which analog input is connected to the positive input of the ADC. If this bit field is changed during a conversion, the change will not take effect until the conversion is complete.

| Value     | Name        | Description               |
|-----------|-------------|---------------------------|
| 0x00-0x0F | AIN0-AIN15  | ADC input pin 0-15        |
| 0x10-0x15 | AIN16-AIN21 | ADC input pin 16-21       |
| 0x16-0x3F | -           | Reserved                  |
| 0x40      | GND         | Ground                    |
| 0x41      | -           | Reserved                  |
| 0x42      | TEMPSENSE   | Temperature sensor        |
| 0x43-0x47 | -           | Reserved                  |
| 0x48      | DAC0        | DAC0                      |
| 0x49      | DACREF0     | ACO DAC Voltage Reference |
| 0x4A      | DACREF1     | AC1 DAC Voltage Reference |
| 0x4B      | DACREF2     | AC2 DAC Voltage Reference |
| Other     | -           | Reserved                  |

- Set the ADC Prescaler
  - Max clock frequency for ADC is 2 MHz
- Prescaler divides system clock by set values for the ADC
- When the CPU runs at 4 MHz we can use DIV2
  - 4 MHz / 2 = 2 MHz
  - Since this is the default value, it can technically be ignored
    - It is a good habit to set it regardless
- For the maximum CPU frequency of 24 MHz
  - DIV12 shall be used

#### 31.5.3 Control C

 Name:
 CTRLC

 Offset:
 0x02

 Reset:
 0x00

 Property:



### Bits 3:0 - PRESC[3:0] Prescaler

This bit field defines the division factor from the peripheral clock (CLK\_PER) to the ADC clock (CLK\_ADC).

| Value | Name | Description          |
|-------|------|----------------------|
| 0x0   | DIV2 | CLK_PER divided by 2 |
| 0 v 1 | DIVA | CLK DED divided by 4 |

// Set the ADC clock divider (Max frequency for ADC is 2 MHz [F\_CPU / DIV])
ADCO.CTRLC = ADC\_PRESC\_DIV2\_gc;

#### 37.17 ADC

Table 37-23 ADC Accuracy Specification

| Symbol              | Description                                              | Min. | Typ. † | Max.                | Unit | Conditions                              |
|---------------------|----------------------------------------------------------|------|--------|---------------------|------|-----------------------------------------|
| N <sub>R</sub>      | Resolution                                               | _    | _      | 12                  | bit  |                                         |
| E <sub>INL</sub>    | Integral nonlinearity error                              | -1.5 | 0.1    | 1.5                 | LSb  | V <sub>DD</sub> =V <sub>REF</sub> =3.0\ |
| E <sub>DNL</sub>    | Differential nonlinearity error(1)                       | -1   | 0.1    | 1                   | LSb  | V <sub>DD</sub> =V <sub>REF</sub> =3.0\ |
| E <sub>OFF</sub>    | Offset error                                             | -5   | 2.5    | 5                   | LSb  | V <sub>DD</sub> =V <sub>REF</sub> =3.0\ |
| E <sub>GAIN</sub>   | Gain error                                               | -5   | 1.5    | 5                   | LSb  | V <sub>DD</sub> =V <sub>REF</sub> =3.0\ |
| E <sub>ABS</sub>    | Absolute error                                           | -    | -      | -                   | LSb  | V <sub>DD</sub> =V <sub>REF</sub> =3.0\ |
| V <sub>ADCREF</sub> | ADC reference voltage                                    | 1.8  | _      | V <sub>DD</sub>     | ٧    |                                         |
| V <sub>AIN</sub>    | Full-scale range                                         | GND  | -      | V <sub>ADCREF</sub> | V    |                                         |
| Z <sub>AIN</sub>    | Recommended impedance of analog<br>voltage source        | -    | 1      | -                   | kΩ   |                                         |
| R <sub>VREFA</sub>  | ADC voltage reference ladder<br>impedance <sup>(2)</sup> | _    | 50     | _                   | kΩ   |                                         |

#### Table 37-24. ADC Conversion Timing Specification

| Symbol                  | Description                       | Min. | Typ. †                                           | Max. | Unit | Conditions |
|-------------------------|-----------------------------------|------|--------------------------------------------------|------|------|------------|
| T <sub>CLK_ADC</sub> *  | ADC clock period                  | 0.5  | _                                                | 8    | μs   |            |
| t <sub>CNV</sub>        | Conversion time                   | _    | 13.5T <sub>CLK_ADC</sub> + 2T <sub>CLK_PER</sub> | _    |      |            |
| t <sub>ACQ</sub>        | Acquisition time                  | _    | 2T <sub>CLK_ADC</sub>                            | _    | μs   |            |
| f <sub>ADC</sub> *      | Sample rate                       | 8    | _                                                | 130  | ksps |            |
| t <sub>S</sub>          | Sampling time                     | _    | 2T <sub>CLK_ADC</sub>                            | _    |      |            |
| t <sub>SENSE</sub> *    | Delay for changing MUXPOS to TEMP | _    | 40                                               | _    | μs   |            |
| t <sub>ADC_INIT</sub> * | Initialization time               | _    | 6                                                | _    | μs   |            |

Enable ADC

```
// Enable ADC, default config = single ended, 12b mode
ADCO.CTRLA = ADC_ENABLE_bm;
```

### 31.5.1 Control A

Name: CTRLA
Offset: 0x00
Reset: 0x00
Property: -

| Bit    | 7        | 6 | 5        | 4       | 3     | 2      | 1       | 0      |
|--------|----------|---|----------|---------|-------|--------|---------|--------|
|        | RUNSTDBY |   | CONVMODE | LEFTADJ | RESSE | L[1:0] | FREERUN | ENABLE |
| Access | R/W      |   | R/W      | R/W     | R/W   | R/W    | R/W     | R/W    |
| Reset  | 0        |   | 0        | 0       | 0     | 0      | 0       | 0      |

### Bit 7 - RUNSTDBY Run in Standby

This bit determines whether the ADC still runs during Standby.

| Ī | Value | Description                                                                                                 |
|---|-------|-------------------------------------------------------------------------------------------------------------|
|   | 0     | ADC will not run in Standby sleep mode. An ongoing conversion will finish before the ADC enters sleep mode. |
|   | 1     | ADC will run in Standby sleep mode                                                                          |

### Bit 5 - CONVMODE Conversion Mode

This bit defines if the ADC is working in Single-Ended or Differential mode.

| Value | Name        | Description                                                                                                                                |
|-------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 0x0   | SINGLEENDED | The ADC is operating in Single-Ended mode where only the positive input is used. The ADC                                                   |
|       |             | result is presented as an unsigned value.                                                                                                  |
| 0x1   | DIFF        | The ADC is operating in Differential mode where both positive and negative inputs are used. The ADC result is presented as a signed value. |

### Bit 4 - LEFTADJ Left Adjust Result

Writing a '1' to this bit will enable left adjustment of the ADC result.

### Bits 3:2 - RESSEL[1:0] Resolution Selection

This bit field selects the ADC resolution. When changing the resolution from 12-bit to 10-bit, the conversion time is reduced from 13.5 CLK\_ADC cycles to 11.5 CLK\_ADC cycles.

| Value | Description       |
|-------|-------------------|
| 0x00  | 12-bit resolution |
| 0x01  | 10-bit resolution |
| Other | Reserved          |

### Bit 1 - FREERUN Free-Running

Writing a '1' to this bit will enable the Free-Running mode for the ADC. The first conversion is started by writing a '1' to the Start Conversion (STCONV) bit in the Command (ADCn.COMMAND) register.

### Bit 0 - ENABLE ADC Enable

| Valu | e Description   |  |
|------|-----------------|--|
| 0    | ADC is disabled |  |
| 1    | ADC is enabled  |  |

```
// Set the ADC reference to VDD
VREF.ADCOREF = VREF_REFSEL_VDD_gc;
// Make PC0 an output
PORTC.DIRSET = PIN0 bm;
// Make PC1 an input (optional as it is an input by default)
PORTC.DIRCLR = PIN1 bm;
// Make PD7 input (optional as it is an input by default)
PORTD.DIRCLR
               = PIN7 bm;
// Connect ADC to PD7 (AIN7)
ADC0.MUXPOS = ADC_MUXPOS_AIN7_gc;
// Set the ADC clock divider (Max frequency for ADC is 2 MHz [F CPU / DIV])
ADC0.CTRLC
               = ADC PRESC DIV2 gc;
// Enable ADC, default config = single ended, 12b mode
ADC0.CTRLA
               = ADC ENABLE bm;
```

- Do measurements in the while(1) loop
- Store result in a variable
- Print variable via UART
- Play with the potentiometer to make sure you get some readings
  - Values should be in the range 0-4095
  - Optional: Convert result to voltage!
- Solution on next slide
  - Try first
  - Make sure to use the datasheet!

```
uint16 t adc result;
while (1)
    // Start ADC measurement
    <<u>COMMAND</u>> register
    // Wait for ADC measurement to complete (blocking)
    <INTFLAGS> register
    // Store result in a adc result
    <RES> register
    // Print the ADC result
    cdc print("ADC Result = %d\r\n", adc result);
    delay ms(500);
```

# Task: ADC Part 3 Solution

```
while (1)
   // Start ADC measurement
    ADC0.COMMAND = ADC_STCONV_bm;
    // Wait for ADC measurement to be complete (blocking)
    while (!(ADC0.INTFLAGS & ADC_RESRDY_bm));
    // Store ADC result in a variable
    adc result = ADC0.RES;
   // Print the ADC result
    cdc print("ADC Result = %d\r\n", adc result);
   _delay_ms(500);
```

# Next time

- Timers/Counters
  - How useful it is to count
- Interrupts
  - How special events can be used to execute code outside main loop

Questions?